

# 36V Extra High-performance and High-reliability Withstand Voltage Stepping Motor Driver





# **BD63715EFV**

### General Description

BD63715EFV is a bipolar low-consumption driver that driven by PWM current. Rated power supply voltage of the device is 36 V, and rated output current is 1.5 A. CLK-IN driving mode is adopted for input interface, and excitation mode is corresponding to FULL STEP mode, HALF STEP mode (2 types) and QUARTER STEP mode via a built-in DAC. In terms of current decay, the FAST DECAY/SLOW DECAY ratio may be set without any limitation, and all available modes may be controlled in the most appropriate way. In addition, the power supply may be driven by one single system, which simplifies the design.

### Features

- Rated output current (DC) 1.5A
- Low ON resistance DMOS output
- CLK-IN drive mode
- PWM constant current (other oscillation)
- Built-in spike noise cancel function (external noise filter is unnecessary)
- Full-, half (two kinds)-, quarter-step functionality
- Freely timing excitation mode switch
- Current decay mode switch (linearly variable FAST/SLOW DECAY ratio)
- Normal rotation & reverse rotation switching function
- Power save function
- Built-in logic input pull-down resistor
- Power-on reset function
- Thermal shutdown circuit (TSD)
- Over-current protection circuit (OCP)
- Under voltage lock out circuit (UVLO)
- Over voltage lock out circuit (OVLO)
- Ghost Supply Prevention (protects against malfunction when power supply is disconnected)
- Adjacent pins short protection
- Microminiature, ultra-thin and high heat-radiation (exposed metal type) package

# Application

- PPC, multi-function printer, laser beam printer, and ink-jet printer
- Monitoring camera and WEB camera
- Sewing machine
- Photo printer, FAX, scanner and mini printer
- Toy and robot

# • Major Characteristics

Range of power supply voltage
 Rated output current (continuous)
 Rated output current (peak value)
 Range of operating temperature
 Output ON resistance (total of upper and lower resistors)
 1.5 [A]
 2.0 [A]
 -25~+85 [°C]
 0.95 [Ω] (Typ.)

•Package HTSSOP-B28 W(Typ.) x D(Typ.)x H(Max.) 9.70mm x 6.40mm x 1.00mm



## • Basic application circuit



Fig.1 BD63715EFV application circuit diagram



Fig.2 Terminals Configuration Diagram

Descriptions on Terminals

| • Des | Descriptions on Terminals |                                                              |     |             |                                                              |  |  |
|-------|---------------------------|--------------------------------------------------------------|-----|-------------|--------------------------------------------------------------|--|--|
| NO.   | Designation               | Function                                                     | NO. | Designation | Function                                                     |  |  |
| 1     | GND                       | Ground terminal                                              | 15  | CLK         | Clock input terminal for advancing the electrical angle.     |  |  |
| 2     | OUT1B                     | H bridge output terminal                                     | 16  | CW_CCW      | Motor rotating direction setting terminal                    |  |  |
| 3     | RNF1                      | Connection terminal of resistor for output current detection | 17  | TEST        | Terminal for testing (used by connecting with GND)           |  |  |
| 4     | RNF1S                     | Input terminal of current limit comparator                   | 18  | MODE0       | Motor excitation mode setting terminal                       |  |  |
| 5     | OUT1A                     | H bridge output terminal                                     | 19  | MODE1       | Motor excitation mode setting terminal                       |  |  |
| 6     | NC                        | Non connection                                               | 20  | ENABLE      | Terminal for enabling output                                 |  |  |
| 7     | VCC1                      | Power supply terminal                                        | 21  | NC          | Non connection                                               |  |  |
| 8     | NC                        | Non connection                                               | 22  | VCC2        | Power supply terminal                                        |  |  |
| 9     | GND                       | Ground terminal                                              | 23  | NC          | Non connection                                               |  |  |
| 10    | CR                        | Connection terminal of CR for setting                        | 24  | OUT2A       | H bridge output terminal                                     |  |  |
| 11    | NC                        | Non connection                                               | 25  | RNF2S       | Input terminal of current limit comparator                   |  |  |
| 12    | MTH                       | Current decay mode setting terminal                          | 26  | RNF2        | Connection terminal of resistor for output current detection |  |  |
| 13    | VREF                      | Output current value setting terminal                        | 27  | OUT2B       | H bridge output terminal                                     |  |  |
| 14    | PS                        | Power save terminal                                          | 28  | NC          | Non connection                                               |  |  |

• Absolute Maximum Rated Values (Ta=25□)

| Solute Maximum Rated Values (    | 14-25□ <i>)</i>      |                     |             |
|----------------------------------|----------------------|---------------------|-------------|
| Item                             | Symbol               | Rated Value         | Unit        |
| Supply voltage                   | V <sub>CC1,2</sub>   | -0.2~+36.0          | V           |
| Device discipation               | DJ                   | 1.45 <sup>**1</sup> | W           |
| Power dissipation                | Pd                   | 4.70 <sup>**2</sup> | W           |
| Input voltage for control pin    | V <sub>IN</sub>      | -0.2~+5.5           | ٧           |
| RNF maximum voltage              | $V_{RNF}$            | 0.7                 | V           |
| Maximum output current (DC)      | I <sub>OUT</sub>     | 1.5 <sup>**3</sup>  | A/Pha<br>se |
| Maximum output current (PEAK)**4 | I <sub>OUTPEAK</sub> | 2.0 <sup>**3</sup>  | A/Pha<br>se |
| Operating temperature range      | T <sub>opr</sub>     | -25~+85             | °C          |
| Storage temperature range        | $T_{stg}$            | -55~+150            | °C          |

<sup>%170</sup>mm×70mm×1.6mm glass epoxy board. Derating in done at 11.6mW/℃ for operating above Ta=25℃.

•Recommended operating range (Ta= -25~+85□)

| Item                        | Symbol                   | Rated Value        | Unit        |
|-----------------------------|--------------------------|--------------------|-------------|
| Supply voltage              | V <sub>CC1,2</sub> 19~28 |                    | V           |
| Maximum Output current (DC) | Гоит                     | 1.2 <sup>**5</sup> | A/<br>Phase |

<sup>\*5</sup> Not exceeding Pd, ASO or Tj=150□。

<sup>%2</sup> 4-layer recommended board. Derating in done at 37.6mW/°C for operating above Ta=25°C.

<sup>3</sup> Do not, however exceed Pd, ASO and Tjmax=150℃.

 $<sup>\</sup>frak{4}$  Pulse width tw $\frak{1}$ ms, duty 20%.

●Electrical Characteristics (Unless otherwise specified Ta=25℃, Vcc1.2=24V)

| lto                             | Cumahal             | Specification |          |         | 1.1:4 | O a sa disti a sa                                         |
|---------------------------------|---------------------|---------------|----------|---------|-------|-----------------------------------------------------------|
| Item                            | Symbol              | Minimum       | Standard | Maximum | Unit  | Condition                                                 |
| [Whole]                         |                     |               |          |         |       |                                                           |
| Circuit current at standby      | I <sub>CCST</sub>   | -             | 0.8      | 2.0     | mA    | PS=L                                                      |
| Circuit current                 | I <sub>CC</sub>     | -             | 2.0      | 5.0     | mA    | PS=H, VREF=3V                                             |
| [Control input] (CLK, MODE0)    |                     |               |          |         |       |                                                           |
| H-level input voltage           | V <sub>IN1H</sub>   | 2.8           | -        | -       | V     |                                                           |
| L-level input voltage           | V <sub>IN1L</sub>   | -             | -        | 0.6     | V     |                                                           |
| Input hysteresis voltage        | V <sub>IN1HYS</sub> | -             | 0.85     | -       | V     |                                                           |
| H-level input current           | I <sub>IN1H</sub>   | 35            | 50       | 100     | μA    | V <sub>IN1</sub> =5V                                      |
| L-level input current           | I <sub>IN1L</sub>   | -10           | 0        | -       | μΑ    | V <sub>IN1</sub> =0V                                      |
| [Control input] (CW_CCW, MC     | DE1, EN             | ABLE, PS)     |          |         |       |                                                           |
| H-level input voltage           | V <sub>IN2H</sub>   | 2.0           | -        | -       | V     |                                                           |
| L-level input voltage           | V <sub>IN2L</sub>   | -             | -        | 0.8     | V     |                                                           |
| H-level input current           | I <sub>IN2H</sub>   | 35            | 50       | 100     | μA    | V <sub>IN2</sub> =5V                                      |
| L-level input current           | I <sub>IN2L</sub>   | -10           | 0        | -       | μA    | V <sub>IN2</sub> =0V                                      |
| [Output (OUT1A, OUT1B, OUT      | 2A, OUT2            | 2B)]          |          |         |       |                                                           |
| Output ON resistance            | R <sub>ON</sub>     | -             | 0.95     | 1.25    | Ω     | $I_{OUT} = \pm 1.0A$ (total of upper and lower resistors) |
| Output leak current             | I <sub>LEAK</sub>   | -             | -        | 10      | μΑ    |                                                           |
| [Current control]               |                     |               |          |         |       |                                                           |
| RNFXS input current             | I <sub>RNFS</sub>   | -2.0          | -0.1     | -       | μΑ    | RNFxS=0V                                                  |
| RNFX input current              | I <sub>RNF</sub>    | -40           | -20      | -       | μΑ    | RNFx=0V                                                   |
| VREF input current              | I <sub>VREF</sub>   | -2.0          | -0.1     | -       | μΑ    | VREF=0V                                                   |
| VREF input voltage range        | V <sub>VREF</sub>   | 0             | -        | 3.0     | V     |                                                           |
| MTH input current               | I <sub>MTH</sub>    | -2.0          | -0.1     | -       | μΑ    | MTH=0V                                                    |
| MTH input voltage range         | $V_{MTH}$           | 0             | -        | 3.5     | V     |                                                           |
| Minimum ON time<br>(Blank time) | t <sub>ONMIN</sub>  | 0.3           | 0.9      | 1.5     | μs    | C=1000pF, R=39kΩ                                          |
| Comparator threshold            | V <sub>CTH</sub>    | 0.57          | 0.60     | 0.63    | V     | VREF=3V                                                   |

### Function explanation

# oCLK/Clock input terminal for advancing the electrical angle

CLK is reflected at rising edge. The Electrical angle advances by one for each CLK input.

Motor's misstep will occur if noise is picked up at the CLK terminal, so please design the pattern in such a way that there is no noise plunging

# 

Set the motor excitation mode

|        | MODE0 | MODE0 MODE1 Excitation Mode |              |  |  |
|--------|-------|-----------------------------|--------------|--|--|
| L L FU |       | FULL STEP                   |              |  |  |
|        | H L   |                             | HALF STEP A  |  |  |
|        | L H   |                             | HALF STEP B  |  |  |
|        | Н Н   |                             | QUARTER STEP |  |  |

Please refer to the P.12, 13 for the timing chart & motor torque vector of various excitation modes.

Unrelated to CLK, change in setting is forcibly reflected (refer to P.15).

# <u>OCW\_CCW Terminal / Motor rotating direction setting</u>

Set the motor's rotating direction. Change in setting is reflected at the CLK rising edge immediately after the change in setting (refer to P.14)

|   | CW_CCW | Rotating direction                                                                                |
|---|--------|---------------------------------------------------------------------------------------------------|
| ĺ | L      | Clockwise (CH2's current is outputted with a phase lag of 90° in regard to CH1's current)         |
|   | Н      | Counter Clockwise(CH2's current is outputted with a phase lead of 90° in regard to CH1's current) |

# oENABLE Terminal / Output enable terminal

Turn off forcibly all the output transistors (motor output is open).

When ENABLE=L, input to CLK is blocked, and phase advance operation of internal translator circuit is stopped.

However, during excitation modes (MODE0,MODE1) switch within the interval of ENABLE=L, as ENABLE=L→H is reset, the new mode upon switch will be applied for excitation (See P.15).

| ENABLE | Motor Output                       |  |
|--------|------------------------------------|--|
| L      | OPEN (electrical angle maintained) |  |
| Н      | ACTIVE                             |  |

# oPS/Power save terminal

PS can make circuit standby state and make motor output OPEN. In standby state, translator circuit is reset (initialized) and electrical angle is initialized.

Please be careful because there is a delay of 40µs(max.) before it is returned from standby state to normal state and the motor output becomes ACTIVE (refer to P.11).

| PS                     | Status |  |
|------------------------|--------|--|
| L Standby state(RESET) |        |  |
| H ACTIVE               |        |  |

The electrical angle (initial electrical angle) of each excitation mode immediately after RESET is as follows (refer to P.12, 13).

| Excitation Mode | Initial Electrical Angle |  |
|-----------------|--------------------------|--|
| FULL STEP       | 45°                      |  |
| HALFSTEP A      | 45°                      |  |
| HALFSTEP B      | 45°                      |  |
| QUARTER<br>STEP | 45°                      |  |

# oVCC1,VCC2/Power supply terminal

Motor's drive current is flowing in it, so please wire in such a way that the wire is thick & short and has low impedance. Voltage VCC may have great fluctuation, so please arrange the bypass capacitor of about 100  $\mu$   $\sim$ 470  $\mu$  F as close to the terminal as possible and adjust in such a way that the voltage VCC is stable. Please increase the capacity if needed especially when a large current is used or those motors that have great back electromotive force are used. In addition, for the purpose of reducing of power supply's impedance in wide frequency bandwidth, parallel connection of multi-layered ceramic capacitor of 0.01  $\mu$   $\sim$  0.1  $\mu$  F etc is recommended. Extreme care must be used to make sure that the voltage VCC does not exceed the rating even for a moment, VCC1 & VCC2 are shorted inside IC, so please be sure to short externally VCC1 & VCC2 when using. If used without shorting, malfunction or destruction may occur because of concentration of current routes etc., so please make sure that they are shorted when in use. Still more, in the power supply terminal, there is built-in clamp component for preventing of electrostatic destruction. If steep pulse or voltage of surge more that maximum absolute rating is applied, this clamp component operates, as a result there is the danger of destruction, so please be sure that the maximum absolute rating must not be exceeded. It is effective to mount a Zener diode of about the maximum absolute rating. Moreover, the diode for preventing of electrostatic destruction is inserted between VCC terminal and GND terminal, as a result there is the danger of IC destruction if reverse voltage is applied between VCC terminal and GND terminal, so please be careful.

### GND/Ground terminal

In order to reduce the noise caused by switching current and to stabilize the internal reference voltage of IC, please wire in such a way that the wiring impedance from this terminal is made as low as possible to achieve the lowest electrical potential no matter what operating state it may be.

# OUT1A,OUT1B,OUT2A,OUT2B/H Bridge output terminal

Motor's drive current is flowing in it, so please wire in such a way that the wire is thick & short and has low impedance. It is also effective to add a Schottky diode if output has positive or negative great fluctuation when large current is used etc. for example, if counter electromotive voltage etc. is great. Moreover, in the output terminal, there is built-in clamp component for preventing of electrostatic destruction. If steep pulse or voltage of surge more than maximum absolute rating is applied, this clamp component operates, as a result there is the danger of even destruction, so please be sure that the maximum absolute rating must not be exceeded.

# oRNF1,RNF2/Connection terminal of resistor for detecting of output current

Please connect the resistor of  $0.1\,\Omega\sim0.3\,\Omega$  for current detection between this terminal and GND. In view of the power consumption of the current-detecting resistor, please determine the resistor in such a way that W=IouT2·R[W] does not exceed the power dissipation of the resistor. In addition, please wire in such a way that it has a low impedance and does not have a impedance in common with other GND patterns because motor's drive current flows in the pattern through RNF terminal~current-detecting resistor~GND. Please do not exceed the rating because there is the possibility of circuits' malfunction etc. if RNF voltage has exceeded the maximum rating (0.7V). Moreover, please be careful because if RNF terminal is shorted to GND, large current flows without normal PWM constant current control, then there is the danger that OCP or TSD will operate. If RNF terminal is open, then there is the possibility of such malfunction as output current does not flow either, so please do not let it open.

# oRNF1S,RNF2S / Input terminal of current limit comparator

In this series, RNFS terminal, which is the input terminal of current limit comparator, is independently arranged in order to decrease the lowering of current-detecting accuracy caused by the wire impedance inside the IC of RNF terminal. Therefore, please be sure to connect RNF terminal and RNFS terminal together when using in the case of PWM constant current control. In addition, because the wires from RNFS terminal is connected near the current-detecting resistor in the case of interconnection, the lowering of current-detecting accuracy, which is caused by the impedance of board pattern between RNF terminal and the current-detecting resistor, can be decreased. Moreover, please design the pattern in such a way that there is no noise plunging. In addition, please be careful because if terminals of RNF1S & RNF2S are shorted to GND, large current flows without normal PWM constant current control and, then there is the danger that OCP or TSD will operate.

# OVREF / Output current value setting terminal

This is the terminal to set the output current value. The output current value can be set by VREF voltage and current-detecting resistor (RNF resistor).

Output current  $IOUT[A] = \{VREF[V] / 5(division ratio inside IC)\} / RNF[\Omega]$ Please avoid using it with VREF terminal open because if VREF terminal is open, the input is unsettled, and the VREF voltage increases, and then there is the possibility of such malfunctions as the setting current increases and a large current flows etc. Please keep to the input voltage range because if the voltage of over 3V is applied on VREF terminal, then there is also the danger that a large current flows in the output and so OCP or TSD will operate. Besides, please take into consideration the outflow current (max.2µA) if inputted by resistance division when selecting the resistance value. The minimum current, which can be controlled by VREF voltage, is determined by motor coil's L & R values and minimum ON time because there is a minimum ON time in PWM drive.

### oCR/Connection terminal of CR for setting chopping frequency

This is the terminal to set the chopping frequency of output. Please connect the external C(470p $\sim$ 1500pF) and R(10k $\sim$ 200k  $\Omega$ ) between this terminal and GND. Please refer to P9.

Please interconnect from external components to GND in such a way that the interconnection does not have impedance in common with other GND patterns. In addition, please carry out the pattern design in such ways as keeps such steep pulses as square wave etc. away and that there is no noise plunging. Please mount the two components of C and R if being used by PWM constant current control because normal PWM constant current control becomes impossible if CR terminal is open or it is biased externally.

### oMTH/Current decay mode-setting terminal

This is the terminal to set the current decay mode. Current decay mode can be optionally set according to input voltage.

| MTH terminal input voltage[V] | Current decay mode |  |
|-------------------------------|--------------------|--|
| 0~0.3                         | SLOW DECAY         |  |
| 0.4~1.0                       | MIX DECAY          |  |
| 1.5~3.5                       | FAST DECAY         |  |

Please connect to GND if using at SLOW DECAY mode.

Please avoid using with MTH terminal open because if MTH terminal is open, the input is unsettled, and then there is the danger that PWM operation becomes unstable. Besides, please take into consideration the outflow current (max.2µA) if inputted by resistance division when selecting the resistance value.

# oTEST terminal / Terminal for inspection

This terminal is used for delivery inspection on IC, and shall be grounded before use. In addition, malfunctions may be caused by application without grounding.

### NC terminal

This terminal is unconnected electrically with IC internal circuit.

### oThermal Shutdown (TSD)

This IC has a built-in thermal shutdown circuit for thermal protection. When the IC's chip temperature rises above  $175^{\circ}\mathbb{C}$  (Typ.), the motor output becomes OPEN. Also, when the temperature returns to under  $150^{\circ}\mathbb{C}$  (Typ.), it automatically returns to normal operation. However, even when TSD is in operation, if heat is continued to be added externally, heat overdrive can lead to destruction.

# Over Current Protection (OCP)

This IC has a built in over current protection circuit as a provision against destruction when the motor outputs are shorted each other or VCC-motor output or motor output-GND is shorted. This circuit latches the motor output to OPEN condition when the regulated threshold current flows for 4µs (Typ.). It returns with power reactivation or a reset of the PS terminal. The over current protection circuit's only aim is to prevent the destruction of the IC from irregular situations such as motor output shorts, and is not meant to be used as protection or security for the set. Therefore, sets should not be designed to take into account this circuit's functions. After OCP operating, if irregular situations continues and the return by power reactivation or a reset of the PS terminal is carried out repeatedly, then OCP operates repeatedly and the IC may generate heat or otherwise deteriorate. When the L value of the wiring is great due to the wiring being long, after the over current has flowed and the output terminal voltage jumps up and the absolute maximum values may be exceeded and as a result, there is a possibility of destruction. Also, when current which is over the output current rating and under the OCP detection current flows, the IC can heat up to over Tjmax=150°C and can deteriorate, so current which exceeds the output rating should not be applied.

# Under Voltage Lock Out (UVLO)

This IC has a built-in under voltage lock out function to prevent false operation such as IC output during power supply under voltage. When the applied voltage to the VCC terminal goes under 15V (Typ.), the motor output is set to OPEN. This switching voltage has a 1V (Typ.) hysteresis to prevent false operation by noise etc. Please be aware that this circuit does not operate during power save mode. Also, the electrical angle is reset when the UVLO circuit operates during CLK-IN drive mode.

# Over Voltage Lock Out (OVLO)

This IC has a built-in over voltage lock out function to protect the IC output and the motor during power supply over voltage. When the applied voltage to the VCC terminal goes over 32V (Typ.), the motor output is set to OPEN. This switching voltage has a 1V (Typ.) hysteresis and a 4µs (Typ.) mask time to prevent false operation by noise etc. Although this over voltage locked out circuit is built-in, there is a possibility of destruction if the absolute maximum value for power supply voltage is exceeded, therefore the absolute maximum value should not be exceeded. Please be aware that this circuit does not operate during power save mode.

### oGhost Supply Prevention (protects against malfunction when power supply is disconnected)

If a signal (logic input, MTH, VREF) is input when there is no power supplied to this IC, there is a function which prevents the false operation by voltage supplied via the electrostatic destruction prevention diode from these input terminals to the VCC to this IC or to another IC's power supply. Therefore, there is no malfunction of the circuit even when voltage is supplied to these input terminals while there is no power supply.

2000

- oPWM Constant current control
- 1) Current control operation

When the output transistor is turned on, the output current increases, raising the voltage over the current sense resistor. When the voltage on the RNF pin reaches the voltage value set by the internal 2-bit DAC and the VREF input voltage, the current limit comparator engages and enters current decay mode. The output is then held off for a period of time determined by the RC time constant connected to the CR pin. The process repeats itself constantly for PWM operation.

2) Noise-masking function

In order to avoid misdetection of output current due to RNF spikes that may occur when the output turns ON, the IC employs an automatic current detection-masking period (tonmin), during which current detection is disabled immediately after the output transistor is turned on. This allows for constant-current drive without the need for an external filter. This noise-masking period defines the minimum ON-time for the motor output transistor.

3) CR Timer

The CR filter connected to the CR pin is repeatedly charged and discharged between the VCRH and VCRL levels. The output of the internal comparator is masked while charging from VCRL to VCRH in order to cancel noise. (As mentioned above, this period defines the minimum ON-time of the motor output transistor.) The CR terminal begins discharging once the voltage reaches VCRH. When the output current reaches the current limit during this period (i.e. RNF voltage reaches the decay trigger voltage), then the IC enters decay mode. The CR continues to discharge during this period until it reaches VCRL, at which point the IC output is switched back ON. The current output and CR pin begin charging simultaneously. The CR charge time (tonmin) and discharge time (tdischarge) are set by external components, according to the following formulas. The total of tonmin and tdischarge yield the chopping period, tchop.





Figure 4 Timing chart of CR voltage, RNF voltage and output current

Attach a resistor of at least 10 k $\Omega$  to the CR terminal (10 k $\Omega$ ~200 k $\Omega$  recommended) as lower values may keep the RC from reaching the VCRH voltage level. A capacitor in the range of 470 pF – 1500 pF is also recommended. As the capacitance value is increased, however, the noise-masking period (tonmin) also increases, and there is a risk that the output current may exceed the current limit threshold due to the internal L and R components of the output motor coil. Also, ensure that the chopping period (tchop) is not set longer than necessary, as doing so will increase the output ripple, thereby decreasing the average output current and yielding lower output rotation efficiency. The optimal value should reduce the motor drive noise while keeping distortion of the output current waveform to a minimum.

# oCurrent decay mode

The IC allows for a mixed decay mode in which the ratio of fast and slow decay can be optionally set. The following diagrams show the operating state of each transistor and the regenerative current path during attenuation for each decay mode:



Figure 5 Route of Regenerated Current during Current Decay

The merits of each decay mode are as follows:

# **OSLOW DECAY**

During current attenuation, the voltage between motor coils is small and the regeneration current decreases slowly, decreasing the output current ripple. This is favorable for keeping motor torque high. However, due to fall-off of current control characteristics in the low-current region, or due to reverse EMF of the output motors exhibited when using high-pulse-rate half-step or quarter-step modes, the output current increases, distorting the output current waveform and increasing motor vibration. Thus, this decay mode is most suited to full-step modes, or low-pulse-rate half-step or quarter-step modes.

# ∘FÄST DECÄY

MTH voltage [V]

Fast decay decreases the regeneration current much more quickly than slow decay, greatly reducing distortion of the output current waveform. However, fast decay yields a much larger output current ripple, which decreases the overall average current running through the motor. This causes two problems: first, the motor torque decreases (increasing the current limit value can help eliminate this problem, but the rated output current must be taken into consideration); and second, the power loss within the motor increases and thereby radiates more heat. If neither of these problems is of concern, then fast decay can be used for high-pulse rate half- or quarter-step drive.

Additionally, this IC allows for a mixed decay mode that can help improve upon problems that arise from using fast or slow decay alone. In this mode, the IC switches automatically between slow and fast decay, improving the current control characteristics without increasing the output current ripple. The ratio of fast to slow decay is set externally via the voltage input to the MTH pin; therefore, the optimal mix of slow and fast decay can be achieved for each application. Mixed decay mode operates by splitting the decay period into two sections, the first X%(t1-t2) of which operates the IC in slow decay mode, and the remainder(t2-t3) of which operates in fast decay mode. However, if the output current (i.e., the voltage on the RNF pin) does not reach the set current limit during the first X% (t1-t2) decay period, the IC operates in fast decay mode only.



Current decay mode

Figure 6 Relation between CR terminal voltage, MTH voltage, and output current during mixed decay

### Translator circuit

This series builds in translator circuit and can drive stepping motor in CLK-IN mode.

The operation of the translator circuit in CLK-IN drive mode is described as below.

# Reset operation

The translator circuit is initialized by power ON Reset function and PS terminal.

· Initializing operation when power supply is turned on

①If power supply is turned on at PS=L (Please use this sequence as a general rule)

When power supply is turned on, the power ON reset function operates in IC and initialized, but as long as it is PS=L, the motor output is the OPEN state. After power supply is turned on, because of the changing of PS=L⇒H, the motor output becomes the ACTIVE state, and the excitation is started at the initial electrical angle.

But at the time of PS=L $\Rightarrow$ H, it returns from the standby state to the normal state and there is a delay of 40  $\mu$  s(max.) until the motor output has become the ACTIVE state.



# 2 If power supply is turned on at PS=H

When power supply is turned on, the power ON function in IC operates, and initialized before the motor output becomes the ACTIVE state, and the excitation is started at the initial electrical angle.

# · Initializing operation during motor operating

Please input the reset signal to PS terminal when the translator circuit is initialized during motor operating. (Refer to P.14) But at the time of PS=L $\Rightarrow$ H, it returns from the standby state to the normal state and there is a delay of 40  $\mu$  s (max.) until the motor output has become the ACTIVE state, so please be careful.

# oControl input timing

Please input as shown below because the translator circuit operates at the rising edge of CLK signal. If you disobey this timing and input, then there is the possibility that the translator circuit does not operate as expected. In addition, at the time of PS=L $\Rightarrow$ H, it returns from the standby state to the normal state and there is a delay of 40  $\mu$  s (max.) until the motor output has become the ACTIVE state, so within this delay interval there is no phase advance operation even if CLK is inputted.



A:PS minimum input pulse width  $\cdots 20 \mu$  s

B:PS rising edge  $\sim$  CLK rising edge input possible maximum delay time  $\cdots$  40  $\mu$  s

C:CLK minimum period  $\cdots$  4  $\mu$  s

D:CLK minimum input H pulse width  $\cdots 2 \mu$  s

E:CLK minimum input L pulse width  $\cdots 2 \mu$  s

F:MODE0,MODE1,CW CCW set-up time  $\cdots 1 \mu$  s

G:MODE0,MODE1,CW CCW hold time  $\cdots 1 \mu$  s

• FULL STEP (MODE0=L, MODE1=L, CW CCW=L, ENABLE=H)



• HALF STEP A (MODE0=H, MODE1=L, CW CCW=L, ENABLE=H)



• HALF STEP B(MODE0=L, MODE1=H, CW\_CCW=L, ENABLE=H)



• QUARTER STEP(MODE0=H, MODE1=H, CW\_CCW=L, ENABLE=H)



• Reset timing chart (QUARTER STEP, MODE0=H, MODE1=H, CW\_CCW=L, ENABLE=H)

If the terminal PS is input to L, the reset operation is done with regardless of other input signals when reset the translator circuit while motor is working. At this time, IC internal circuit enters the standby mode, and makes the motor output OPEN.



CW\_CCW Switch timing chart (FULL STEP, MODE0=L, MODE1=L, ENABLE=H)
 The switch of CW\_CCW is reflected by the rising edge of CLK that comes immediately af

The switch of CW\_CCW is reflected by the rising edge of CLK that comes immediately after the changes of the CW\_CCW signal. However, depending on the state of operation of the motor at the switch the motor cannot follow even if the control on driver IC side is correspondent and there are possibilities of step-out and mistake step in motor, so please evaluate the sequence of the switch enough.



• ENABLE Switch timing chart (FULL STEP, MODE0=L, MODE1=L, ENABLE=H)
The switch of the ENABLE signal is reflected by the change in the ENABLE signal with regardless of other input signals.
In the section of ENABLE=L, the motor output becomes OPEN and the electrical angle doesn't advance. Because the translator circuit stop and CLK input is canceled. Therefore, the progress of ENABLE=L→H is completed before the input of ENABLE=L. Excitation mode (MODE0, MODE1) also switches within ENABLE=L interval. Where excitation mode switched within ENABLE=L interval, restoring of ENABLE=L→H was done in the excitation mode after switch.



Restoring in the state prior to input of ENABLE=L

About the switch of the motor excitation mode

The switch of the excitation mode can be done with regardless of the CLK signal at the same time as changing of the signal MODE0 and MODE1. The following built-in function can prevent motor out-of-step caused by discrepancies of torque vector of transitional excitations during switch between excitation modes. However, due to operation state of motor during switch, motor may not act following control on IC side of controller, and thereby lead to out-of-step or miss step. Therefore, switch sequence shall be evaluated sufficiently before any decision.

Cautions of bidirectional switch of CW CCW and excitation modes (MODE0,MODE1)

As shown in the figure below, the area between the end of reset discharge (PS=L $\rightarrow$ H) and beginning of the first CLK signal input is defined as interval A, while the area post the end of the first CLK signal input is defined as interval B.

### Interval A

=> For CW CCW, no limitation is applied on switch of excitation mode.

# Interval B

=> In CLK1 period, or within ENABLE=L interval, CW CCW and excitation mode can't be switched together.

Violation of this restriction may lead to false step (with one extra leading phase) or out-of-step.

Therefore, in case that CW\_CCW and excitation modes are switched simultaneously, PS terminal must be input with reset signal. Then start to operate in interval A before carrying out such bidirectional switch.



# Power dissipation

Please confirm that the IC's chip temperature Tj is not over  $150^{\circ}$ C, while considering the IC's power consumption (W), package power (Pd) and ambient temperature (Ta). When Tj= $150^{\circ}$ C is exceeded the functions as a semiconductor do not operate and problems such as parasitism and leaks occur. Constant use under these circumstances leads to deterioration and eventually destruction of the IC. Timax= $150^{\circ}$ C must be strictly obeyed under all circumstances.

### Thermal Calculation

The IC's consumed power can be estimated roughly with the power supply voltage (Vcc), circuit current (Icc), output ON resistance (Ronh, Ronl) and motor output current value (Iout).

The calculation method during FULL STEP drive, SLOW DECAY mode is shown here:

Consumed power of the Vcc [W] = Vcc [V]·Icc [A]  $\cdots$ 

Consumed power of the output DMOS [W] =  $(RONH[\Omega] + RONL[\Omega]) \cdot IOUT[A]2 \cdot 2[ch] \cdot on_duty$ 

However, on duty: PWM on duty = ton / (tchop)

ton varies depending on the L and R values of the motor coil and the current set value. Please confirm by actual measurement, or make an approximate calculation.

tchop is the chopping period, which depends on the external CR. See P.9 for details.

| IC mumah an | Upper PchDMOS ON Resistance | Lower NchDMOS ON Resistance |  |
|-------------|-----------------------------|-----------------------------|--|
| IC number   | Ronн[ $\Omega$ ] (Тур.)     | $Ronl[\Omega]$ (Typ.)       |  |
| BD63715EFV  | 0.55                        | 0.40                        |  |

Consumed power of total IC W\_total [W] = ① + ②

Junction temperature Tj = Ta[ $^{\circ}$ C] +  $\theta$  ja[ $^{\circ}$ C/W]·W total [W]

However, the thermal resistance value  $\theta$  ja [°C/W] differs greatly depending on circuit board conditions. Refer to the derating curve on P.21.Also, we are taking measurements of thermal resistance value  $\theta$  ja of boards actually in use. Please feel free to contact our salesman. The calculated values above are only theoretical. For actual thermal design, please perform sufficient thermal evaluation for the application board used, and create the thermal design with enough margin to not exceed Tjmax=150°C.Although unnecessary with normal use, if the IC is to be used under especially strict heat conditions, please consider externally attaching a Schottky diode between the motor output terminal and GND to abate heat from the IC.

## Temperature Monitoring

In respect of BD63715EFV, there is a way to directly measure the approximate chip temperature by using the TEST terminal with a protection diode for prevention from electrostatic discharge. However, temperature monitor using this TEST terminal is only for evaluation and experimenting, and must not be used in actual usage conditions.

- (1) Measure the terminal voltage when a current of Idiode=50µA flows from the TEST terminal to the GND, without supplying VCC to the IC. This measurement is of the Vf voltage inside the diode.
- (2) Measure the temperature characteristics of this terminal voltage. (Vf has a linear negative temperature factor against the temperature.) With the results of these temperature characteristics, chip temperature may be calibrated from the TEST terminal voltage.
- (3) Supply VCC, confirm the TEST terminal voltage while running the motor, and the chip temperature can be approximated from the results of (2).



Fig.7 Model diagram for measuring chip temperature

# •Example for applied circuit



Fig.8 BD63715EFV block diagram and applied circuit diagram

# •Input output equivalent circuit diagram







Fig.9 Input output equivalent circuit diagram

# · Cautions of usage

# 1) Absolute maximum ratings

An excess in the absolute maximum ratings, such as supply voltage, temperature range of operating conditions, etc., can break down the devices, thus making impossible to identify breaking mode, such as a short circuit or an open circuit. If any over rated values will expect to exceed the absolute maximum ratings, consider adding circuit protection devices, such as fuses.

# (2) Connecting the power supply connector backward

Connecting of the power supply in reverse polarity can damage IC. Take precautions when connecting the power supply lines. An external direction diode can be added.

# (3) Power supply Lines

Design PCB layout pattern to provide low impedance GND and supply lines. To obtain a low noise ground and supply line, separate the ground section and supply lines of the digital and analog blocks. Furthermore, for all power supply terminals to ICs, connect a capacitor between the power supply and the GND terminal. When applying electrolytic capacitors in the circuit, not that capacitance characteristic values are reduced at low temperatures.

# (4) GND Potential

The potential of GND pin must be minimum potential in all operating conditions.

# (5) Metal on the backside (Define the side where product markings are printed as front)

The metal on the backside is shorted with the backside of IC chip therefore it should be connected to GND. Be aware that here is a possibility of malfunction or destruction if it is shorted with any potential other than GND.

### (6) Thermal design

Use a thermal design that allows for a sufficient margin in light of the power dissipation (Pd) in actual operating conditions. Users should be aware that these products have been designed to expose their frames at the back of the package, and should be used with suitable heat dissipation treatment in this area to improve dissipation. As large a dissipation pattern should be taken as possible, not only on the front of the baseboard but also on the back surface. It is important to consider actual usage conditions and to take as large a dissipation pattern as possible.

# (7) Inter-pin shorts and mounting errors

When attaching to a printed circuit board, pay close attention to the direction of the IC and displacement. Improper attachment may lead to destruction of the IC. There is also possibility of destruction from short circuits which can be caused by foreign matter entering between outputs or an output and the power supply or GND.

### (8) Operation in a strong electric field

Use caution when using the IC in the presence of a strong electromagnetic field as doing so may cause the IC to malfunction.

# (9) ASO

When using the IC, set the output transistor so that it does not exceed absolute maximum ratings or ASO.

# (10) Thermal shutdown circuit

The IC has a built-in thermal shutdown circuit (TSD circuit). If the chip temperature becomes  $T_{max}=150^{\circ}C$ , and higher, Coil output to the motor will be open. The TSD circuit is designed only to shut the IC off to prevent runaway thermal operation. It is not designed to protect or indemnify peripheral equipment. Do not use the TSD function to protect peripheral equipment.

| TSD ON temperature [□] (typ.) | Hysteresis (typ.) | temperature | [□] |
|-------------------------------|-------------------|-------------|-----|
| 175                           |                   | 25          |     |

# (11) Inspection of the application board

During inspection of the application board, if a capacitor is connected to a pin with low impedance there is a possibility that it could cause stress to the IC, therefore an electrical discharge should be performed after each process. Also, as a measure again electrostatic discharge, it should be earthed during the assembly process and special care should be taken during transport or storage. Furthermore, when connecting to the jig during the inspection process, the power supply should first be turned off and then removed before the inspection.

### (12) Input terminal of IC

This IC is a monolithic IC, and between each element there is a P+ isolation for element partition and a P substrate. This P layer and each element's N layer make up the P-N junction, and various parasitic elements are made up. For example, when the resistance and transistor are connected to the terminal as shown in figure 10,

- OWhen GND>(Terminal A) at the resistance and GND>(Terminal B) at the transistor (NPN), the P-N junction operates as a parasitic diode.
- OAlso, when GND>(Terminal B) at the transistor (NPN)

The parasitic NPN transistor operates with the N layers of other elements close to the aforementioned parasitic diode.

Because of the IC's structure, the creation of parasitic elements is inevitable from the electrical potential relationship. The operation of parasitic elements causes interference in circuit operation, and can lead to malfunction and destruction. Therefore, be careful not to use it in a way which causes the parasitic elements to operate, such as by applying voltage that is lower than the GND (P substrate) to the input terminal.



Fig. 10 Pattern Diagram of Parasitic Element

### (13) Ground Wiring Patterns

When using both small signal and large current GND patterns, it is recommended to isolate the two ground patterns, placing a single ground point at the application's reference point so that the pattern wiring resistance and voltage variations caused by large currents do not cause variations in the small signal ground voltage. Be careful not to change the GND wiring pattern potential of any external components, either.

# (14) TEST Terminal

Be sure to connect TEST pin to GND.

# Application of this Manual

Japanese version of this document is official manual. Any translated version shall only be used as reference for comprehending this manual. In the event of any discrepancies, the official Japanese version shall be used.

# Power dissipation

# OHTSSOP-B28 package

The package is designed with heat-remission metal on the backside of IC to perform heat dissipation treatment on the metal prior to any application. Therefore, the back metal should be soldered onto the GND to short. Please ensure sufficient heat-releasing area by expanding GND pattern as large as possible. Please note that the power dissipation described below may not be assured without being shorted. The back metal is shorted with the backside of the IC chip, being a GND potential, therefore there is a possibility for malfunction if it is shorted with any potential other than GND, which should be avoided.



Fig.11 HTSSOP-B28 Derating Curve

Selecting a model name when ordering



# •External Dimensional Drawing and Packaging, Forming Specification

# HTSSOP-B28





# •External Dimensional Drawing and Packaging, Forming Specification

